# A 12–b 600 ks/s Digitally Self-Calibrated Pipelined Algorithmic ADC

Hae-Seung Lee, Senior Member, IEEE

Abstract— This paper discusses fully digital error correction and self-calibration which correct errors due to capacitor mismatch, charge injection, and comparator offsets in algorithmic A/D converters. The calibration is performed without any additional analog circuitry, and the conversion does not need extra clock cycles. This technique can be applied to algorithmic converter configurations including pipelined, cyclic, or pipelined cyclic configurations. To demonstrate the concept, an experimental 2-stage pipelined cyclic A/D converter is implemented in a standard 1.6- $\mu$ m CMOS process. The ADC operates at 600 ks/s using 45 mW of power at  $\pm 2.5$  V supplies. The active die area excluding the external logic circuit is 1 mm<sup>2</sup>. Maximum DNL of  $\pm 0.6$  LSB and INL of  $\pm 1$  LSB at a 12-b resolution have been achieved.

#### I. INTRODUCTION

THIS paper describes a pipelined algorithmic A/D converter which employs digital self-calibration and digital error correction. In an algorithmic A/D converter, a variety of errors including capacitor mismatch, charge injection, and comparator offsets result in differential nonlinearity (DNL) and integral nonlinearity (INL). Previous approaches of correcting capacitor mismatch in algorithmic converters include the ratio independent [1], reference refreshing [2], and error averaging [3] approaches, which require additional clock cycles during the normal conversion, making the conversion slower. They also require two operational amplifiers per stage doubling the power and complexity. The analog calibration [4]-[6] requires a calibration DAC for the correction of each stage increasing the complexity and capacitive loading on op amps. In conventional algorithmic converters, the charge injection is reduced by the use of small sampling switch and differential sampling. The small sampling switch may compromise conversion speed in this case. Comparator offsets have been removed by standard offset cancellation requiring power, complexity and resulting in slow response time.

In this paper, an approach is described that employs a nominal radix 2, 1.5 b/stage conversion algorithm. A 1.5 b/stage converter with capacitor ratio error cancellation has been previously reported [7], which is applicable only to a nonpipelined single stage cyclic converter, and hence is slow. Furthermore, it requires a separate S/H amplifier, essentially doubling power and complexity. Other converters using the 1.5 b/stage algorithm were reported recently [8], [9]. However,

Manuscript received August 31, 1993; revised December 15, 1993.

The author is with the Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA 02139. IEEE Log Number 9216601. these converters lacked calibration [8] or must be calibrated using a highly accurate external D/A converter [9].

A fully digital calibration was previously employed in a two-step flash ADC [10]. Although effective for calibration of a single stage, this technique suffers from DNL errors due to the accumulation of quantization errors if more than one stage is calibrated. The removal of such DNL errors requires considerable increase of complexity in the calibration algorithm and circuitry.

The technique discussed in this paper can be applied to cyclic or pipelined algorithmic converters, does not require extra clock cycles during the conversion, and no additional analog circuitry is needed. The analog circuit is simple, using one operational amplifier and two latches per stage. As will be shown in Section III, the 1.5 b/stage algorithm makes simple self-calibration possible in the digital domain. The combination of digital error correction and calibration removes any error due to capacitor mismatch, charge injection, and comparator errors, including offset and noise. The gain of each stage is precisely calibrated, so that multistage calibration does not introduce the DNL as in [10], and the overall converter has a precise full-scale of  $\pm V_{REF}$ . Since the comparator decision error up to 1/4 full scale is corrected, the comparator can be strobed before the op amp has fully settled. Therefore the comparator decision delay does not cut into the conversion time. The high tolerance to comparator errors also permits the use of a simple latch as a comparator.

The digital calibration converts the raw digital outputs into correct codes. In effect, it can only reassign correct digital codes to the appropriate analog input voltage ranges, but cannot create new decision levels. Therefore, the uncalibrated converter must provide all the necessary decision levels. In conventional algorithmic converters, this condition cannot be satisfied if capacitor mismatch, charge injection, or comparator offset are present. It can be shown that the 1.5 b/stage algorithm guarantees this condition and makes a simple digital calibration possible as explained in the following sections.

# II. 1 b/STAGE A/D CONVERTER

Most conventional 1 b/stage algorithmic or pipeline A/D converters employ a nominal radix-2 algorithm [1]–[4]. A simplified block diagram of a single stage of such a converter is shown in Fig. 1. Each stage consists of two nominally equal capacitors  $C_1$  and  $C_2$ , an operational amplifier, and a comparator. During the sampling phase shown in Fig. 1(a), the input voltage  $V_{in}(i)$  presented to stage *i* is sampled on  $C_1$  and  $C_2$ . At this time, the comparator compares  $V_{in}(i)$  with



Fig. 1. Radix-2 1-b/stage algorithmic A/D converter: (a) sampling phase, (b) multiply-by-2 (M  $\times$  2) phase.

ground (GND), producing the digital output D(i):

$$D(i) = 1 \text{ if } V_{in}(i) > 0 \text{ and}$$
  

$$D(i) = -1 \text{ if } V_{in}(i) < 0.$$
(1)

During the multiply-by-2 (M × 2) phase shown in Fig. 1(b),  $C_1$  is connected to the output of the op amp, while  $C_2$  is connected to  $V_{\text{REF}}$  or  $-V_{\text{REF}}$  depending on the digital output code D(i). If charge injection is ignored and  $C_1 = C_2$ , the output voltage  $V_{\text{out}}(i)$  can be written

$$V_{\rm out}(i) = 2V_{\rm in}(i) - D(i)V_{\rm REF}.$$
(2)

This output voltage is then passed to the next stage i + 1, and the same operation continues. The output voltage  $V_{out}(i)$  of each stage is referred to as the residue, the plot of which is shown in Fig. 2. Fig. 2(a) indicates an ideal residue plot where the output voltage is expressed in (2). In Figs. 2(b) through (d), the effects of charge injection, comparator offset, and capacitor mismatch are indicated. Referring to Fig. 2(b), charge injection from the sampling switch S1 results in a vertical shift of the transfer characteristic. As a result, near the center of the input range, the output exceeds  $V_{\text{REF}}$  for the input range  $V_1 < V_{\text{in}} <$ 0. Assuming the subsequent stages are ideal, the output codes of the subsequent stages remain all 1's for  $V_1 < V_{in} < 0$ . This results in "missing decision levels" because a wide range  $(V_1 < V_{in} < 0)$  of input corresponds to a single digital output code. As explained previously, missing decision levels cannot be corrected by digital calibration only. Similarly, comparator offsets and capacitor mismatch can cause the residue output to exceed  $V_{\text{REF}}$  or  $-V_{\text{REF}}$ , consequently missing decision levels. Therefore, in nominal radix-2 converters, in general, fully digital calibration is not possible. A non-radix-2 conversion algorithm has been suggested to prevent missing decision levels so that fully digital calibration is possible [11]. This paper presents an alternative approach using a nominal radix-2, 1.5 b/stage algorithm [12]. The technique presented in [11] offers higher calibration accuracy while the calibration outlined in this paper provides a precise full-scale and higher tolerance to comparator offsets, up to  $\pm 1/4 V_{REF}$ , compared to 1.75% of  $V_{\text{REF}}$  in [11].

# III. 1.5 b/STAGE A/D CONVERTER

Consider a fully pipelined converter employing the 1.5 b/stage algorithm, one stage of which is shown in Fig. 3. Although a fully differential configuration is preferred in practice, a single-ended version is shown in the figure for simplicity. In the fully differential circuit matching between



Fig. 2. Residue plot of radix-2 1-b/stage algorithmic ADC: (a) ideal residue, (b) with charge injection, (c) with comparator offset, (d) with capacitor mismatch ( $\alpha > 0$ ).

 $V_{\text{REF}}$  and  $-V_{\text{REF}}$  it is not necessary. During the sampling phase shown in Fig. 3(a), both C1 and C2 are connected to the input voltage  $V_{\text{in}}(i)$  and the op amp is connected in the unity-gain mode. The input voltage to the *i*th stage  $V_{\text{in}}(i)$ is compared with two levels,  $V_{+}(0 < V_{+} < V_{\text{REF}}/2)$  and  $V_{-}(-V_{\text{REF}}/2 < V_{-} < 0)$  neither of which needs to be accurate. For simplicity of discussion, the bit decisions from two comparators are represented by three values D(i) = 1, 0, and -1 as follows:

$$D(i) = -1 \text{ if } V_{in}(i) < -V_{-}$$
  

$$D(i) = 0 \text{ if } V_{-} < V_{in}(i) < V_{+}$$
  

$$D(i) = 1 \text{ if } V_{in}(i) > V_{+}.$$
(3)

During the M  $\times$  2 phase, C1 is connected to the output, and C2 is connected to  $V_{\text{REF}}$ , 0, or  $-V_{\text{REF}}$  depending on the bit decision made in the first phase, as shown in Fig. 3(b). The output voltage for the *i*th stage in an ideal case is

where

$$V_{\rm out}(i) = 2V_{\rm in}(i) - D(i)V_{\rm REF} \tag{4}$$

$$D(i) = +1, 0, \text{ or } -1.$$

The ideal residue plot is shown in Fig. 4(a), while the effects of charge injection, comparator offset, and capacitor mismatch are indicated in Figs. 4(b)–(d). Note that the residue output never gets close to  $\pm V_{\text{REF}}$  at code transition points. Thus, missing decision levels, which result when the residue output exceeds  $\pm V_{\text{REF}}$  at code transition points, are prevented. The digital error correction is inherent in this algorithm, and any comparator error less than  $\pm 1/4 V_{\text{REF}}$  is corrected, The charge injection manifests itself only as overall input referred offset voltage which is easily taken out by the digital calibration as explained in the next section. The capacitor mismatch gives



Fig. 3. The 1.5 b/stage algorithmic ADC (a) sampling phase, (b) multiply-by-2 (M  $\times$  2) phase.





Fig. 4. Residue plot of 1.5 b/stage algorithmic ADC: (a) ideal residue, (b) with charge injection, (c) with comparator offset, (d) with capacitor mismatch ( $\alpha > 0$ ).

rise to DNL and INL and must be corrected by the digital calibration.

# **IV. DIGITAL SELF-CALIBRATION**

As discussed in the preceding section, the only error that causes linearity error in a 1.5 b/stage converter is the capacitor mismatch (assuming that the operational amplifier has high enough gain). The ratio mismatch in nominally identical capacitors C1 and C2 is indicated as  $\alpha_i$  where  $C_2 = (1 + \alpha_i)C_1$ . In this case, the output voltage is

$$V_{\rm out}(i) = 2(1 + \alpha_i/2)V_{\rm in}(i) - D(i)(1 + \alpha_i)V_{\rm REF}$$
(5)

Equation (5) is identical to (4) if the mismatch  $\alpha_i$  is zero. If an analog correction voltage  $-\alpha_i V_{in}(i) + D(i)\alpha_i V_{REF}$  is added to  $V_{out}(i)$ , an ideal output voltage in (4) is produced. In fully digital calibration, the analog correction voltage can be replaced by a digital value  $D[-\alpha_i V_{in}(i) + D(i)\alpha_i V_{REF}]$ 



Fig. 5. Calibration cycles (a) offset measurement: sampling phase, (b) offset measurement:  $M \times 2$  phase, (c) capacitor mismatch measurement: sampling phase, (d) capacitor mismatch measurement:  $M \times 2$  phase.

which is the digitized analog correction voltage. Referred to the input of the first stage, the digital approximation of  $V_{in}(i)$ is  $\frac{1}{2^i}[D(i)/2 + D(i+1)/4 + D(i+2)/8 + \cdots]$  while the digital value of  $D(i)\alpha_i V_{\text{REF}}$  is  $\frac{1}{2^i}D(i)\alpha_i$ . Thus, if  $\alpha_i$  is known, the error can be canceled by adding a digital correction quantity  $\varepsilon(i)$  to the digital output:

$$\varepsilon(i) = D[-\alpha_i V_{\rm in}(i) + D(i)\alpha_i V_{\rm REF}]$$
  
=  $-\frac{\alpha_i}{2^i} [D(i)/2 + D(i+1)/4 + D(i+2)/8 + \cdots]$   
+  $\frac{\alpha_i}{2^i} D(i)$   
=  $\frac{\alpha_i}{2^i} [D(i)/2 - D(i+1)/4 - D(i+2)/8 - \cdots].$  (6)

The quantization error in calibration is typically reduced by adding 2 more bits in the pipeline or cyclic conversion. The calibration measurements are averaged many times (typically 256 times) to further reduce quantization and circuit noise. The calibration of other stages is done in the same manner. From (6) and similar equations for other stages, the correction term that corresponds to each bit D(i) is calculated during the initial calibration cycles, and stored in RAM. For a 12-b converter, a 6-byte memory is sufficient if the first 6 stages are calibrated. During the normal conversion, these correction terms are added to the conversion result to calibrate errors in all the stages that are calibrated. It should be noted that the calibration requires only digital additions or subtractions. An adder/subtractor is needed for each stage being calibrated. Therefore, a total of 6 12-b adders are required for a fully pipelined 12-b converter in which the first 6 stages are calibrated. In a fully-pipelined converter,  $\alpha_i$  corresponds to the ratio error in each stage. In an N-stage cyclic converter,  $\alpha_i = \alpha_{i+N}$  because the same stages are reused. For example, for a 2-stage cyclic converter,  $\alpha_1 = \alpha_3 = \alpha_5 = \cdots$  and  $\alpha_2 = \alpha_4 = \alpha_6 = \cdots$ . The number of adders is reduced by the factor of the number of recirculations in a conversion.

The measurements the  $\alpha$ 's during the initial calibration period are done as illustrated in Fig. 5. First, 0 V is used as an input to the *i*th stage, which is digitized by the *i*th and the following stages as shown in Figs. 5(a) and (b). The result



Fig. 6. Schematic diagram of 2-stage op amp.



Fig. 7. Schematic diagram of comparator.

gives the offset due to charge injection referred to the input of the *i*th stage,  $V_{OS}(i)$ . Next,  $V_{REF}$  is sampled on  $C_1$ , and 0 V is sampled on  $C_2$  as shown in Fig. 5(c). By forcing the bit to 1,  $C_2$  is connected to  $V_{REF}$ , and  $C_1$  is connected to the output giving the output voltage  $V_{error} = \alpha_i V_{REF} + V_{OS}(i)$  as shown in Fig. 5(d). This voltage is digitized by the following stages. By subtracting the offset measured previously, the value of  $\alpha_i$  is obtained. It should be emphasized that the measurement of  $V_{OS}$  and  $V_{error}$  does not depend on prior calibration of other stages. This is because both  $V_{OS}$  and  $V_{error}$  are small quantities, and the following stage decisions will be 0, so

the result will get multiplied by 2 without the addition or subtraction of  $V_{\text{REF}}$ , until the result reaches the last few stages where the bit decisions are 1's or -1's. The gain errors in other stages therefore contribute only negligible gain error in the measurement of  $\alpha_i$ . The offset errors of other stages are indistinguishable from the offset  $V_{OS}(i)$  of the current stage, the effect of which is removed as described earlier. For this reason, the calibration of one stage can be performed without calibrating other stages. This also avoids accumulation of errors in the correction terms. The 1.5 b/stage algorithm not only make the digital calibration possible, but also makes



Fig. 8. Integral nonlinearity (a) before calibration, 600 ks/s, (b) after calibration, 140 ks/s, (c) after calibration, 600 ks/s.



Fig. 9. Differential nonlinearity.

each stage calibration independent of other stages. This is particularly important for the calibration of cyclic converters where the measurement of error in a stage requires the use of the same stage (uncalibrated) in a cyclic manner.

The overall input referred offset can be easily measured and calibrated by applying 0 V at the input of the converter and digitizing it. The digitized offset is stored in RAM and subtracted from each conversion result during the normal conversion cycles.

#### **V. PROTOTYPE CONVERTER CIRCUITS**

To demonstrate the concept of calibration, a prototype 2stage A/D converter has been implemented in a standard 1.6- $\mu$ m CMOS process. In the prototype converter, the output of the second stage is fed back to the first stage for a pipelined cyclic operation. Seven clock cycles are needed for a 14-b raw result which is subsequently calibrated and truncated to 12 b. As shown in Fig. 3, each stage consists of 2 capacitors of 1 pF each, an operational amplifier and two comparators. Fig. 6 shows the schematic diagram of the operational amplifier used in the converter. A 2-stage design is chosen to obtain open loop gain greater than 80 dB to reduce the linearity error due to the finite gain effect. Both the first and the second stage are cascoded for high gain. A continuous-time common-mode feedback circuit is employed. Polysilicon resistors  $R_{C_1}$  and  $R_{C_2}$ , 30 k $\Omega$  each, senses the output common mode. Although the effectiveness of the cascode in the second stage is reduced by the common-mode sensing resistors, gain is still higher with the cascode due to the low output resistance of short channel MOSFET's. The capacitors  $C_{CM1}$  and  $C_{CM2}$ , 1 pF each, introduce a zero in the common-mode transfer function to help stabilize the common-mode signal path. The common-mode amplifier consisting of MP12-17 and MN11-16 forces the output common mode to zero. The common-mode difference current generated by MP14 and MP16 is fed back to the input stage (via nodes labeled CMFBP and CMFBN) to regulate the output common-mode voltage. The pole-splitting compensation network ( $C_{c1}$ ,  $C_{c2}$ ,  $R_{c1}$ , and  $R_{c2}$ ) stabilizes both the differential and the common-mode signal paths. The operational amplifier, using a  $1.6-\mu m$  minimum gate

TABLE I

| SUMMARY OF EXPERIMENTAL RESULTS |                          |
|---------------------------------|--------------------------|
| Resolution                      | 12 b                     |
| Sampling rate                   | 600 kS/s                 |
| Power supply                    | ±2.5 V                   |
| Input range                     | $\pm 0.8$ V differential |
| Power dissipation               | 45 mW                    |
| DNL                             | $\pm 0.6$ LSB            |
| INL                             | $\pm 1$ LSB              |
| Input referred noise            | 0.6 LSB rms              |

length, achieves 90-dB open-loop gain and 100-MHz unitygain bandwidth.

Fig. 7 shows the schematic diagram of the comparator. When STROBE is high, the differential input is applied through MP1 and MP2, MP3 and MP4 are turned off, and the positive feedback in MN4 and MN5 is overcome by a CMOS switch MN3 and MP8. When STROBE is low, MP3 and MP4 are turned on, and MN3 and MP8 are turned off, and the latch regenerates rapidly. The input source followers (MN1, MN2, MN6, and MN7) serve two purposes. First, they reduce the kickback effect of the latch to the operational amplifier output. This is particularly important because the latch is activated before the operational amplifier has fully settled. A significant kickback would increase the settling time of the operational amplifier. Second, an offset of approximately  $1/4 V_{\text{REF}}$  is introduced by using different W/L ratios for MN1 and MN2. This obviates the separate resistor string to set the comparator reference voltages ( $V_+$  and  $V_-$ ) in a conventional multistage converter, saving power and area. However, with this approach the comparator threshold will not be exactly  $1/4 V_{REF}$ . The deviation of the comparator threshold from  $1/4 V_{REF}$  reduces the margin of comparator error by the same amount from  $\pm$  $1/4 V_{REF}$ .

#### VI. EXPERIMENTAL RESULTS

The output of the second stage is fed back to the first stage 7 times cyclically to obtain 14-b uncalibrated digital outputs which are calibrated and truncated to yield 12-b results. The logic circuit for the digital calibration was emulated by a computer program. The converter runs at a maximum of 4.2 MHz clock (600 kS/s sampling rate) in the cyclic mode, at 45-mW power.

Fig. 8 shows the integral nonlinearity (INL) before and after calibration. In Fig. 8(a), the converter shows  $\pm 2.5$  LSB's of INL before calibration. After calibration, it is improved to  $\pm 0.5$  LSB at 140 kS/s, and to  $\pm 1$  LSB at 600 kS/s, respectively, as indicated in Figs. 8(b) and (c). The increase of INL at full speed is believed to be due to insufficient settling of the operational amplifier. Fig. 9 shows the differential nonlinearity (DNL) plot after calibration obtained by codedensity measurements with the converter operating at full speed. The maximum DNL is shown to be 0.6 LSB's. The DNL peaks near the negative and the positive full scales are due to the amplitude of the ramp which is slightly less than the full scale. The total input referred offset before calibration is 12 LSB's and is reduced to less than 1/2 LSB



Fig. 10. Die photograph.

after calibration. The rms input referred noise was measured to be 0.6 LSB which was considerably larger than the simulated value. The source of extra noise is not clearly understood yet. The die photograph is shown in Fig. 10. The active die area is 1 mm<sup>2</sup> (1600 mil<sup>2</sup>). Table I summarizes the experimental results.

#### ACKNOWLEDGMENT

The author thanks Prof. S. H. Lee of Sukang University, Seoul, Korea, S. Ho, P. Real, C. Mangelsdorf, P. Casparius, L. Violette, and . O at Analog Devices, Wilmington, MA, for their technical assistance.

The author is also a Consultant to Analog Devices Semiconductor, Wilmington, MA. This work was done under a consulting agreement with Analog Devices Semiconductor.

#### REFERENCES

- P. W. Li, M. J. Chin, P. R. Gray, and R. Castello, "A ratio independent algorithmic analog-to-digital conversion technique," *IEEE J. Solid-State Circuits*, vol. SC-19, pp. 1138–1143, Dec. 1984.
- [2] C.-C. Shih and P. R. Gray, "Reference refreshing cyclic analog-todigital and digital-to-analog converters," *IEEE J. Solid-State Circuits*, vol. SC-21, pp. 1138–1143, Aug. 1986.
- [3] B.-S. Song, M. F. Tompset, and K. R. Lakshmikumar, "A 12-b 1-Msample/s capacitor error-averaging pipelined A/D converter," *IEEE J. Solid-State Circuits*, vol. SC-23, pp. 1324–1333, Dec. 1988.
- [4] H. Ohara, H. X. Ngo, M. H. Armstrong, C. F. Rahim, and P. R. Gray, "A CMOS programmable self-calibrating 13-bit eight-channel data acquisition peripheral," *IEEE J. Solid-State Circuits*, vol. SC-22, pp. 930–938, Dec. 1987.

- [5] Y. M. Lin, B. Kim, and P. R. Gray, "A 13-b 2.5-MHz self-calibrated pipelined A/D converter in 3 μm CMOS," *IEEE J. Solid-State Circuits*, vol. 26, pp. 628–636, Apr. 1991.
- [6] H.-S. Lee, D. A. Hodges, and P. R. Gray, "A self-calibrating 15 bit CMOS A/D converter," *IEEE J. Solid-State Circuits*, vol. SC-19, pp. 813–819, Dec. 1984.
- [7] B. Ginetti, P. G. A. Jespers, and A. Vandemeulebroecke, "A CMOS 13-b cyclic RSD A/D converter," *IEEE J. Solid-State Circuits*, vol. 27, pp. 957–965, July 1992.
- [8] S. H. Lewis, H. S. Fetterman, G. F. Gross Jr., R. Ramachandran, and T. R. Viswanathan, "A 10-b 20-Msamples/s analog-to-digital converter," *IEEE J. Solid-State Circuits*, vol. 27, pp. 351–358, Mar. 1992.
- [9] R. Jewett, J. Corcoran, and G. Steinbach, "A 12-b 20 MS/s ripplethrough ADC," in *IEEE 1992 Int. Solid-State Circuits Conf. Dig. Tech. Papers*, San Francisco, CA, Feb. 1992, pp. 34–35.
- [10] S.-H. Lee and B.-S. Song, "Digital-domain calibration of multistep analog-to-digital converters," *IEEE J. Solid-State Circuits*, vol. 27, pp. 1679–1688, Dec. 1992.
- [11] A. N. Karanicolas, H.-S. Lee, and K. Bacrania, "A 15-b 1 Ms/s digitally self-calibrated pipeline ADC," in *IEEE 1993 Int. Solid-State Circuits Conf. Dig. Tech. Papers*, San Francisco, CA, Feb. 1993, pp. 60–61.
- [12] H.-S. Lee, "A 12-b 600 ks/s digitally self-calibrated pipeline algorithmic ADC," in *IEEE 1993 Symp. VLSI Circuits Dig. Tech. Papers*, Kyoto, Japan, May 1993, pp. 121–122.



Hae-Seung Lee (M'85–SM'92) was born in Seoul, South Korea, in 1955. He received the B.S. and M.S. degrees in electronic engineering from Seoul National University, Scoul, Korea, in 1978 and 1980, respectively, and the Ph.D. degree in electrical engineering from the University of California, Berkeley, in 1984.

In 1980, he was a Member of the Technical Staff in the Department of Mechanical Engineering at the Korean Institute of Science and Technology, Seoul, Korea, where he was involved in the development

of alternative energy sources, Since 1984, he has been with the Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA, were he is now a Professor. Since 1985, he has acted as a consultant to Analog Devices, Inc., Wilmington, MA, and M.I.T. Lincoln Laboratories, Lexington, MA. His research interests are in the areas of analog integrated circuits, early vision circuits, fabrication technologies, and solid-state sensors.

Prof. Lee received the 1988 Presidential Young Investigators' Award. He has served on a number of technical program committees for various IEEE conferences, including the International Electron Devices Meeting, the International Solid-State Circuits Conference, the Custom Integrated Circuits Conference, and the IEEE Symposium on VLSI Circuits. Since 1992, he has been an Associate Editor for the IEEE JOURNAL OF SOLID-STATE CIRCUITS.